Espressif Systems /ESP32 /RTC_CNTL /WDTCONFIG0

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as WDTCONFIG0

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (WDT_PAUSE_IN_SLP)WDT_PAUSE_IN_SLP 0 (WDT_APPCPU_RESET_EN)WDT_APPCPU_RESET_EN 0 (WDT_PROCPU_RESET_EN)WDT_PROCPU_RESET_EN 0 (WDT_FLASHBOOT_MOD_EN)WDT_FLASHBOOT_MOD_EN 0WDT_SYS_RESET_LENGTH 0WDT_CPU_RESET_LENGTH 0 (WDT_LEVEL_INT_EN)WDT_LEVEL_INT_EN 0 (WDT_EDGE_INT_EN)WDT_EDGE_INT_EN 0WDT_STG3 0WDT_STG2 0WDT_STG1 0WDT_STG0 0 (WDT_EN)WDT_EN

Fields

WDT_PAUSE_IN_SLP

pause WDT in sleep

WDT_APPCPU_RESET_EN

enable WDT reset APP CPU

WDT_PROCPU_RESET_EN

enable WDT reset PRO CPU

WDT_FLASHBOOT_MOD_EN

enable WDT in flash boot

WDT_SYS_RESET_LENGTH

system reset counter length

WDT_CPU_RESET_LENGTH

CPU reset counter length

WDT_LEVEL_INT_EN

N/A

WDT_EDGE_INT_EN

N/A

WDT_STG3

1: interrupt stage en 2: CPU reset stage en 3: system reset stage en 4: RTC reset stage en

WDT_STG2

1: interrupt stage en 2: CPU reset stage en 3: system reset stage en 4: RTC reset stage en

WDT_STG1

1: interrupt stage en 2: CPU reset stage en 3: system reset stage en 4: RTC reset stage en

WDT_STG0

1: interrupt stage en 2: CPU reset stage en 3: system reset stage en 4: RTC reset stage en

WDT_EN

enable RTC WDT

Links

() ()